Search
  • Within this site
AsiaIPEX is a one-stop-shop for players in the IP industry, facilitating IP trade and connection to the IP world. Whether you are a patent owner interested in selling your IP, or a manufacturer looking to buy technologies to upgrade your operation, you will find the portal a useful resource.
Back to search results

Novel Processing Method for Group III-V Semiconductor Surfaces


Technology Benefits

Extremely high capacitance density Reduces high leakage currents Low defect densities


Technology Application

Semiconductors Transistors


Detailed Technology Description

Researchers at UC Santa Barbara have developed a processing method for group III-V semiconductor surfaces prior to high-dielectric constant dielectric deposition by atomic layer deposition (ALD) or another deposition method. The method exposes the III-V surface to alternating or repeated cycles of a remote or direct plasma, which may be a plasma of nitrogen or hydrogen or another gas, or a mixture of such gases, and a titanium precursor. This provides the low defect densities and extremely high capacitance densities without reaching limitations posed by high leakage currents.


Application No.

9190266


Others

Background

Complementary metal-oxide-semiconductor (CMOS) is a technology for developing integrated semiconductors and transistors that amplify or switch electrical signals. CMOS transistors have been using silicon channels that limit capacitance density and induce high-voltage leaks. Group III-V compounds are semiconducting materials that feature higher carrier mobilities, increased capacitance density, and less voltage leakage than silicon channels.


Tech ID/UC Case

24867/2014-816-0


Related Cases

2014-816-0


Country/Region

USA

For more information, please click Here
Business of IP Asia Forum
Desktop View