AsiaIPEX is a one-stop-shop for players in the IP industry, facilitating IP trade and connection to the IP world. Whether you are a patent owner interested in selling your IP, or a manufacturer looking to buy technologies to upgrade your operation, you will find the portal a useful resource.

Two-Dimensional topology for faster, more robust on-chip interconnection networks

Summary
Dominique Deserable, Ph.D.
Technology Benefits
Increased connectivity, making it more fault-tolerant than the existing 2D torus.Shorter paths between cores, which decreases computing time. Ultimately, this leads to more computing power in a more robust network. An easy-to-implement routing algorithm mathematically proven to find the shortest paths.
Technology Application
Parallel computing in supercomputersArchitecture for telecommunications networksMulticore system processing in embedded systemsMulticore system processing in mobile devicesMulticore system processing in personal computers and tabletsScalable parallel IP address lookup architecture using algorithm of 2D torus
Detailed Technology Description
Dominique Deserable, Ph.D.
*Abstract
None
*Inquiry
Teresa FazioColumbia Technology VenturesTel: (212) 854-8444Email: TechTransfer@columbia.edu
*IR
CU13220
*Principal Investigator
*Publications
Deserable, Dominique. “A family of Cayley graphs on the hexavalent grid.” Discrete applied mathematics 93.2 (1999): 169-189.Tech Ventures Reference: IR CU13220
Country/Region
USA

For more information, please click Here
Mobile Device