High-throughput asynchronous dynamic pipelines
- Summary
- Lead Inventors: Montek SinghSystem for latchless dynamic asynchronous digital pipelines providing high buffering and high throughput. The latchless dynamic asynchronous digital pipeline uses control information for a processing stage.The pipeline circuit comprises of two processing stages. The processing stage includes a function block enabled to enter a pre-charge phase and a completion generator in responsive pre-charge control signal. The generator is configured to provide an indication to the processing stage that the function block has been enabled in parallel with such enablement. The system provides a pipeline having protocols with no explicit latches that have reduced critical delays, smaller chip area, lower power consumption, and simple, small and fast control circuits to reduce overhead cost.
- Detailed Technology Description
- System for latchless dynamic asynchronous digital pipelines providing high buffering and high throughput. The latchless dynamic asynchronous digital pipeline uses control information for a processing stage.The pipeline circuit comprises of two ...
- *Abstract
-
None
- *Inquiry
- Calvin Chu Columbia Technology Ventures Tel: (212) 854-8444 Email: TechTransfer@columbia.edu
- *IR
- M00-061
- *Principal Investigator
-
- *Web Links
- Patent number: US20020069347USPTO_1: US 6,590,424USPTO_2: US 6,867,620USPTO_3: US 7,053,665
- Country/Region
- USA
For more information, please click Here

