Search
  • 網站搜尋
亞洲知識產權資訊網為知識產權業界提供一個一站式網上交易平台,協助業界發掘知識產權貿易商機,並與環球知識產權業界建立聯繫。無論你是知識產權擁有者正在出售您的知識產權,或是製造商需要購買技術以提高操作效能,又或是知識產權配套服務供應商,你將會從本網站發掘到有用的知識產權貿易資訊。
返回搜索結果

Data Shepherding: Cache Design For Future Large Scale Chips


技術優勢

• Data shepherding cache design is fairly general, and so is compatible with advances such as 3D integrated circuits • Design minimizes latency associated with memory retrieval in LLSC of tiled cache multicore arrangements • Utilizes existing mechanisms embedded in standard device OS


技術應用

• Computer architecture • For implementation in multicore devices utilizing tiled cache design.sdf


詳細技術說明

Tiled cache architecture suffers from access latencies between individual cores and shared cache slices, particularly at the last level shared cache (LLSC), which increases memory access time and slows down computational performance. Additionally, traditional tiled cache design is not compatible with predicted trends in chip design (e.g., 3D integrated circuits, heterogeneous workloads, etc.). The invention describes a data shepherding cache memory (specifically for LLSC), in which a cache block is shared and tracked via cache coherence protocol implemented between cores. This protocol is accomplished with the help of the virtual memory system mechanism inherent to the device operating system (OS). The result allows for specific data to be identified and located within cache banks quickly and effectively. This invention also provides a means for scalable cache design that is compatible with the future of chip architecture, all without increasing memory access time.


其他

Tech ID/UC Case

28786/2017-413-0


Related Cases

2017-413-0


國家/地區

美國

欲了解更多信息,請點擊 這裡
Business of IP Asia Forum
桌面版