Search
  • 网站搜寻
亚洲知识产权资讯网为知识产权业界提供一个一站式网上交易平台,协助业界发掘知识产权贸易商机,并与环球知识产权业界建立联系。无论你是知识产权拥有者正在出售您的知识产权,或是制造商需要购买技术以提高操作效能,又或是知识产权配套服务供应商,你将会从本网站发掘到有用的知识产权贸易资讯。
返回搜索结果

Data Shepherding: Cache Design For Future Large Scale Chips


技术优势

• Data shepherding cache design is fairly general, and so is compatible with advances such as 3D integrated circuits • Design minimizes latency associated with memory retrieval in LLSC of tiled cache multicore arrangements • Utilizes existing mechanisms embedded in standard device OS


技术应用

• Computer architecture • For implementation in multicore devices utilizing tiled cache design.sdf


详细技术说明

Tiled cache architecture suffers from access latencies between individual cores and shared cache slices, particularly at the last level shared cache (LLSC), which increases memory access time and slows down computational performance. Additionally, traditional tiled cache design is not compatible with predicted trends in chip design (e.g., 3D integrated circuits, heterogeneous workloads, etc.). The invention describes a data shepherding cache memory (specifically for LLSC), in which a cache block is shared and tracked via cache coherence protocol implemented between cores. This protocol is accomplished with the help of the virtual memory system mechanism inherent to the device operating system (OS). The result allows for specific data to be identified and located within cache banks quickly and effectively. This invention also provides a means for scalable cache design that is compatible with the future of chip architecture, all without increasing memory access time.


其他

Tech ID/UC Case

28786/2017-413-0


Related Cases

2017-413-0


国家/地区

美国

欲了解更多信息,请点击 这里
Business of IP Asia Forum
桌面版