亚洲知识产权资讯网为知识产权业界提供一个一站式网上交易平台,协助业界发掘知识产权贸易商机,并与环球知识产权业界建立联系。无论你是知识产权拥有者正在出售您的知识产权,或是制造商需要购买技术以提高操作效能,又或是知识产权配套服务供应商,你将会从本网站发掘到有用的知识产权贸易资讯。

Minimum Area Retiming

技术优势
Solves the Minimum Area Retiming Problem efficiently, optimally and incrementallyWorks well on large VLSI circuits—60 fold faster than existing solutions
详细技术说明
An application for EDA software that minimizes register area in large VLSI circuits without changing circuit timing or functionality.
*Abstract

Northwestern researchers have developed an application for EDA software that minimizes register area in large VLSI circuits without changing circuit timing or functionality. It effectively and optimally solves the minimum area retiming problem with minimal runtime and memory usage. Current solutions to this long-standing problem require a dense flow network to be constructed prior to solving the minimum-cost network flow problem. This approach may become prohibitive for large VLSI circuits because of the huge runtime and overhead storage. While incremental retiming algorithms have also been proposed and tested, they produce suboptimal solutions. This new technology from Northwestern solves the minimum area retiming problem incrementally, optimally, and efficiently. Instead of attacking the minimum area retiming problem by solving a minimum-cost network flow problem on a dense flow network, the invention generates active timing constraints dynamically and maintains them in a special data structure to enable efficient incremental minimum area retiming while guaranteeing optimality. For example, the researchers were able to successfully solve a problem in less than one minute using 65 MB memory for a circuit with more than 180k gates. This is in stark contrast to another algorithm that failed to solve the problem after running for 2 hours and using up 2 GB memory.

*Inventors
Jia Wang Hai Zhou*
国家/地区
美国

欲了解更多信息,请点击 这里
移动设备