亞洲知識產權資訊網為知識產權業界提供一個一站式網上交易平台,協助業界發掘知識產權貿易商機,並與環球知識產權業界建立聯繫。無論你是知識產權擁有者正在出售您的知識產權,或是製造商需要購買技術以提高操作效能,又或是知識產權配套服務供應商,你將會從本網站發掘到有用的知識產權貿易資訊。

Resistive Memory Write and Read Assistance Using Negative Differential Resistance Devices

技術優勢
Decrease write energy, by write current cut-off upon cell switchingImprove sensing margin, thus reduce read difficulty, delay, energy, and errorsReduce read disturbanceReduce sensing circuit size (used transistor size), and simplifying sensing circuit design (possible to eliminate need for sense amplifiers)Minimal circuit overhead, one NDR device can be shared and connected to several bit-linesCan be applied to other resistance-changing memory technologies such as RRAM, PCM, MeRAM
技術應用
Improve the performance of resistive memories: Phase-change memory (PCM)Magnetic RAM (MRAM) including STT-MTJs, magnetoelectric RAM (MeRAM)Resistive switching RAM (RRAM) including conductive bridging memory (CBM)
詳細技術說明
UCLA researchers proposed a new memory read and write circuitry that can solve all the three problems above. This new design uses negative differential resistance (NDR) devices in series with the memory cell write or read current path. The use of pre-charge transistor and pre-charge pulse sequence is employed to maximize the usefulness of the NDR device. A NDR can also be shared and connected to the several bit-lines that share a sense amplifier.
*Abstract
UCLA researchers in the Department of Electrical Engineering have developed a new design of read and write circuitry using negative differential resistance devices to improve the performance of resistive memories.
*Principal Investigation

Name: Puneet Gupta

Department:


Name: Andrew Pan

Department:


Name: Shaodi Wang

Department:

其他

State Of Development

The UCLA researchers have proposed and simulated a new memory write and read circuitry using negative differential resistance (NDR) devices. Circuit simulations on STT-MRAM have shown write energy reduction of 2x, read margin improvements of over 3x, and read disturbance reduction over 100,000x. Also, the device specification for NDR devices is also low (peak-to-valley ratio > 3) for significant improvement in write energy efficiency (> about 1.8×) and read margin (> about 2×).


Background

Emerging non-volatile resistive memories including phase-change memory (PCM), spin-transfer torque magnetic random access memory (STT-MRAM), resistive switching RAM (RRAM), etc. are promising for storage, cache, and computing in future. Among these, STT-MRAM is especially promising due to its high endurance, and relative fast access time. However, STT-MRAMs suffer from three main challenges: 1) high write energy, 2) low sensing margin (read difficulty), and 3) susceptibility to read disturbance.


Tech ID/UC Case

28791/2016-684-0


Related Cases

2016-684-0

國家/地區
美國

欲了解更多信息,請點擊 這裡
移動設備