亞洲知識產權資訊網為知識產權業界提供一個一站式網上交易平台,協助業界發掘知識產權貿易商機,並與環球知識產權業界建立聯繫。無論你是知識產權擁有者正在出售您的知識產權,或是製造商需要購買技術以提高操作效能,又或是知識產權配套服務供應商,你將會從本網站發掘到有用的知識產權貿易資訊。

A high performance, low noise charge-pump phase-locked loop (PLL)

總結
Lead Inventors: Peter Kinget, Ph.D., Chunwei Hsu, Shih-An Yu, Karthik TripurariProblem or Unmet Need:Phase locked loops (PLLs) are utilized in nearly all modern integrated circuits to provide a number of critical functionalities, such as clock generation, clock recovery, and carrier frequency synthesis. However, the unabated scaling of semiconductor technology has necessitated increasingly high performance integrated PLLs. Current phase detection circuits offer a tradeoff between high dynamic range operation and low in-band phase noise. This technology proposes an innovative PLL design utilizing two complementary phase detection schemes to realize a charge-pump PLL featuring both a large acquisition range and extremely low in-band phase noise. By combining a tri-state digital phase-frequency detector (PFD) with a sub-sampling phase detector, this device can effectively suppress the in-band phase noise characteristic of charge-pump PLLs while maintaining the wide range phase-frequency detection capabilities. This design also obviates the need for an auxiliary loop with a dead zone.
技術優勢
-- Reduces phase noise, resulting in lower signal jitter-- Improves loop bandwidth, offering faster response to rapid signal changes-- Maintains a wide acquisition range -- the range of frequencies that can be synchronized
技術應用
-- Clock distribution and synchronization in microprocessors and other digital hardware-- Clock recovery in I/O circuits-- Frequency synthesis components for RF communication systems -- i.e. modulators and demodulators
詳細技術說明
This technology proposes an innovative PLL design utilizing two complementary phase detection schemes to realize a charge-pump PLL featuring both a large acquisition range and extremely low in-band phase noise. By combining a tri-state digital ...
*Abstract
None
*Inquiry
Jim Aloise Columbia Technology Ventures Tel: (212) 854-8444 Email: TechTransfer@columbia.edu
*IR
M11-129
*Principal Investigation
*Publications
C. Hsu, K. Tripurari, S.-A. Yu, and P. Kinget, "A 2.2GHz PLL using a Phase-Frequency Detector with an Auxiliary Sub-Sampling Phase Detector for In-Band Noise Suppression," IEEE Custom Integrated Circuits Conference (CICC), 2011.
國家/地區
美國

欲了解更多信息,請點擊 這裡
移動設備