亚洲知识产权资讯网为知识产权业界提供一个一站式网上交易平台,协助业界发掘知识产权贸易商机,并与环球知识产权业界建立联系。无论你是知识产权拥有者正在出售您的知识产权,或是制造商需要购买技术以提高操作效能,又或是知识产权配套服务供应商,你将会从本网站发掘到有用的知识产权贸易资讯。

A DRAM-initiated Retention Management Scheme

技术应用
ΓÇó Handles up to 10% weak row population with negligible performance and energy overhead.ΓÇó Can be built atop any modern DRAM architecture
详细技术说明
Background:Dynamic Random Access Memory (DRAM) has been the main computer memory technology for decades because it successfully strikes a balance between performance and cost. A DRAM cell consists of one transistor and one capacitor. The capacitor can be either charged or discharged to represent a binary value (e.g. 0 or 1). This scheme provides a high degree of integration making DRAM the cheapest memory solution, but capacitors leak charge over time, and stored data eventually fades unless DRAM cell is periodically refreshed. As a result, in modern computer systems, memory refresh operations are needed so that the charge on the capacitor can be restored to its original level. This degrades system performance and consumes additional energy. With DRAM scaling towards sub-20nm process technology, a significant portion of DRAM cells become weak cells and require a higher refresh rate, resulting in even higher refresh overhead. Invention Description:This new technology allows DRAM to proactively guide the timing of weak cell refresh management and reuses the memory controllersΓÇÖ capability in command scheduling to send out auxiliary row activation commands. Through this sideband channel, it is able to run retention-aware refresh management on a row granularity while still utilizing DRAMΓÇÖs auto-refresh feature. This smart retention-aware refresh on the DRAM row granularity can be built atop any modern DRAM architecture. It can handle up to 10% weak row population with negligible performance and energy overhead. This technology has been demonstrated through computer simulation.
*Abstract
This new technology allows DRAM to proactively guide the timing of weak cell refresh management and reuses the memory controllersΓÇÖ capability in command scheduling to send out auxiliary row activation commands.
*Principal Investigation

Name: Jue Wang

Department:


Name: Yuan Xie

Department:

国家/地区
美国

欲了解更多信息,请点击 这里
移动设备